## Homework 2

Please use the 180 nm process parameters shown at the end of homework for all the homework questions. For NMOS as  $R_n = 6.47 K\Omega$ , for PMOS as  $R_p = 29.6 K\Omega$ , and  $C_1 = 0.89 f F$ )

- 1. Design the static complementary gates (CMOS gates) for the following logic expressions using pull-up/pull-down networks. Use a truth table to show logical equivalence for converted expressions. Assume inverted variables are available, i.e., you do not have to add inverters for complementary variables. (10pt)
  - a) a+b
  - b) ab
  - c) (a+b)c
  - d) (ab)' + (cd)
- 2. Write the defining logic expressions and draw the transistor level schematic for each complex gates below: (10pt)
  - a) AOI32
  - b) AOI312
  - c) OAI22
  - d) OAI323
- 3. Draw the circuit level schematic from the follow layout design. Write the logic expression of the extracted logic. The inputs are indicated by 'A' and 'B' and the output by the "OUT" label. (10pt)



- 4. Size the transistors in each of those gates so that its pullup and pulldown times are approximate equal. Assume effective resistances for NMOS as  $R_n = 6.47 \mathrm{K}\Omega$ , for PMOS as  $R_p = 29.6 \mathrm{K}\Omega$ . The loading capacitance for the network is  $C_L$ . Please show all the steps. Please consider the following two cases: (15pt)
  - (1) In the worst case
  - (2) In the best case
  - a) f = a'b'c' + d'
  - b) f = a'b' + c'd'
  - c) f = a'b + bc
- 5. Compute the value of  $R_{\rm eff}$  required to model the behavior of an inverter that reaches 50% of its output value at 20ps with load  $C_L$  equal to  $3C_1$ ,  $4C_1$ , and  $5C_1$ . What effect does load capacitance have on the effective resistance ( $C_1 = 0.89*10^{-15}$ )? (10pt)

- 6. Compute transition times for a four-input NAND gate with 8/2 pulldown (the W/L = 8/2 for n-type transistors) and 8/2 pullup that drives an identically-sized NOR four-input gate (the NAND gate only drives one input of the NOR gate): (10pt)
  - a) Rise time
  - b) Fall time
- 7. Compute rise time for a two-input NAND gate with 8/2 pull-down and 8/2 pullup that drives these wires (assume that the wire impedance is modeled as s single lump): (15pt)
  - a) Poly wire with width  $3\lambda$ , length  $300\lambda$ .
  - b) Metal 1 wire of width with  $4\lambda$ , length  $600\lambda$ .
  - c) Metal 2 wire of width with  $4\lambda$ , length  $1200\lambda$ .

8. For a metal 1 wire with  $R_{int}$ =500  $\Omega$   $C_{int}$ =200fF, which is driven by a minimum-size buffer, which has equivalent resistance  $R_0$  =6.47k  $\Omega$  and input capacitance  $C_0$ =1.78fF. The wire then drives another minimum-size buffer as shown below. (20pt)



- (a) If no additional buffer is inserted, then what is 50% delay?
- (b) If one buffer is inserted and the wire is evenly divided into 2 sections (k=2) and all buffer inserted are minimum-size buffers (h=1), what is 50% delay?
- (c) If one buffer is inserted and the wire is evenly divided into 2 sections (k=2) and all buffer inserted are two times of minimum-size buffers (h=2), what is 50% delay?
- (d) What is optimal number of buffers, buffer size, and minimum 50% delay?

| n-type transconductance              | k'n                        | 170μA/V <sup>2</sup>            |
|--------------------------------------|----------------------------|---------------------------------|
| p-type transconductance              | k'p                        | -30μA/V <sup>2</sup>            |
| n-type threshold voltage             | V <sub>tn</sub>            | 0.5 V                           |
| p-type threshold voltage             | V <sub>tp</sub>            | -0.5V                           |
| n-diffusion bottomwall capacitance   | C <sub>ndiff,bot</sub>     | 940aF/μm <sup>2</sup>           |
| n-diffusion sidewall capacitance     | C <sub>ndiff,side</sub>    | 200aF/μm                        |
| p-diffusion bottomwall capacitance   | C <sub>pdiff,bot</sub>     | 1000 <i>a</i> F/μm <sup>2</sup> |
| p-diffusion sidewall capacitance     | C <sub>pdiff,side</sub>    | 200aF/μm                        |
| n-type source/drain resistivity      | R <sub>ndiff</sub>         | 7Ω/□                            |
| p-type source/drain resistivity      | R <sub>pdiff</sub>         | 7Ω/□                            |
| poly-substrate plate capacitance     | C <sub>poly,plate</sub>    | 63 <i>a</i> F/μm <sup>2</sup>   |
| poly-substrate fringe capacitance    | C <sub>poly,fringe</sub>   | 63 <i>a</i> F/μm                |
| poly resistivity                     | R <sub>poly</sub>          | 8Ω/□                            |
| metal 1-substrate plate capacitance  | C <sub>metal1,plate</sub>  | 36 <i>a</i> F/μm <sup>2</sup>   |
| metal 1-substrate fringe capacitance | C <sub>metal1,fringe</sub> | 54aF/μm                         |
| metal 2-substrate capacitance        | C <sub>metal2,plate</sub>  | 36 <i>a</i> F/μm <sup>2</sup>   |
| metal 2-substrate fringe capacitance | C <sub>metal2,fringe</sub> | 51aF/μm                         |
| metal 3-substrate capacitance        | C <sub>metal3,plate</sub>  | 37 <i>a</i> F/μm <sup>2</sup>   |
| metal 3-substrate fringe capacitance | C <sub>metal3,fringe</sub> | 54aF/μm                         |
| metal 1 resistivity                  | R <sub>metal1</sub>        | 0.08Ω/□                         |
| metal 2 resistivity                  | R <sub>metal2</sub>        | 0.08Ω/□                         |
| metal 3 resistivity                  | R <sub>metal3</sub>        | 0.03Ω/□                         |
| metal current limit                  | I <sub>m,max</sub>         | lmA/μm                          |

Typical 180 nm process parameters